Research output: Chapter in Book/Report/Conference proceeding › Conference contribution › peer-review
We present a hardware description language (currently called HaSCoL) which is based on both reliable and unreliable message passing and implicit pipelining of message handlers. The language consists of a small core and a number of extensions, which cover many features of high level software languages as well as high level hardware description languages (HDLs). These extensions have simple projections into the core language and allow compact and concise description of complex algorithms. The core language in turn can be converted into efficient VHDL. We discuss place-and-route results for some benchmarks implemented both in HaSCoL and VHDL and suggest an optimization which should improve the results significantly and make them close to those for hand-coded VHDL.
Original language | English |
---|---|
Title of host publication | Proceedings of IEEE East-West Design and Test Symposium, EWDTS'10 |
Pages | 438-441 |
Number of pages | 4 |
DOIs | |
State | Published - 2010 |
Event | IEEE East-West Design and Test Symposium, EWDTS'10 - St. Petersburg, Russian Federation Duration: 17 Sep 2010 → 20 Sep 2010 |
Name | Proceedings of IEEE East-West Design and Test Symposium, EWDTS'10 |
---|
Conference | IEEE East-West Design and Test Symposium, EWDTS'10 |
---|---|
Country/Territory | Russian Federation |
City | St. Petersburg |
Period | 17/09/10 → 20/09/10 |
ID: 76606967